Font Size: a A A

Design and optimization of components in a 45 nm CMOS phase locked loop

Posted on:2007-10-19Degree:M.SType:Thesis
University:University of North TexasCandidate:Sarivisetti, GayathriFull Text:PDF
GTID:2458390005487595Subject:Engineering
Abstract/Summary:PDF Full Text Request
A novel scheme of optimizing the individual components of a phase locked loop (PLL) which is used for stable clock generation and synchronization of signals is considered in this work. Verilog-A is used for the high level system design of the main components of the PLL, followed by the individual component wise optimization. The design of experiments (DOE) approach to optimize the analog, 45nm voltage controlled oscillator (VCO) is presented. Also a mixed signal analysis using the analog and digital Verilog behavior of components is studied. Overall a high level system design of a PLL, a systematic optimization of each of its components, and an analog and mixed signal behavioral design approach have been implemented using cadence custom IC design tools.
Keywords/Search Tags:Components, Optimization
PDF Full Text Request
Related items