Font Size: a A A

An integrated segmented gate driver with adjsutable driving capability for efficiency optimization

Posted on:2011-09-26Degree:M.A.ScType:Thesis
University:University of Toronto (Canada)Candidate:Fomani, Armin AFull Text:PDF
GTID:2442390002957351Subject:Engineering
Abstract/Summary:
A novel gate driver design is proposed to improve the conversion efficiency of DC-DC converters. Conventional gate drivers provide a fixed gate driving strength (capability) over the entire output load range. However, it is demonstrated that to optimize the overall conversion efficiency, the driving capability of the gate driver circuit should be adjusted according to the loading condition. The proposed segmented gate driver consists of 8 parallel driver segments that can be turned on/off allowing the power consumption of the gate driver circuit to be dynamically adjusted. The post layout simulation results in high voltage TSMC 0.25mum CMOS process shows that up to 7% improvement in the efficiency can be achieved. Furthermore, in addition to efficiency improvements, a 60% reduction in the ringing and overshoot/undershoot was observed. An integrated segmented gate driver IC designed for AMSP35HV process was submitted for fabrication with the support from CMC. The die area of the segmented gate driver is 2 mm x 1.5 mm. The performance of the segmented gate driver will be experimentally verified in the near future.
Keywords/Search Tags:Gate driver, Efficiency, Driving capability
Related items